

| C | A            | Q            | M            |              |   |                 |
|---|--------------|--------------|--------------|--------------|---|-----------------|
| 0 | 0000         | 1101         | 1011         | Initia       | 1 | Values          |
| 0 | 1011<br>0101 | 1101<br>1110 | 1011<br>1011 | Add<br>Shift | } | First<br>Cycle  |
| 0 | 0010         | 1111         | 1011         | Shift        | } | Second<br>Cycle |
| 0 | 1101<br>0110 | 1111<br>1111 | 1011<br>1011 | Add<br>Shift | } | Third<br>Cycle  |
| 1 | 0001<br>1000 | 1111<br>1111 | 1011<br>1011 | Add<br>Shift | } | Fourth<br>Cycle |

(b) Example from Figure 9.7 (product in A, Q)

Figure 9.8 Hardware Implementation of Unsigned Binary Multiplication